



#### Scenario

- ▶ We are reverse engineers from present time
- ► Sent back in time to U-1206 during WWII
- Find Enigma and create own copy of it
- Only thing that they gave us is FPGA and laptop
- But we do not know how Enigma works
- We do not even understand how FPGA works
- ▶ And we have 1 hour limit for doing it
- For fun sake we are going to make a diversion at the end





## Boolean logic







# D Flip-Flop

D Flip-flop

Table of truth:

Q

Q

Q

1

Q

Q

 $\overline{\mathsf{Q}}$ 

1

0









#### What is FPGA?

- ► Field Programmable Gate Array
- ► LUT Look-Up Tables
- Clock Tree
- ► I/O Blocks
- Dedicated RAM
- Vendors : Xilinx, Altera/Intel, Lattice, Microsemi ...





#### Where FPGA is used?

- Prototyping
- Small series commercial products
- ▶ Where ever power consumption is critical and no budget for ASIC
- Implementing security algorithms
- Fast network packet analysis
- Many, many more





#### Process of development

- Analysis: parsing and validation of HDL (Verilog, VHDL ...)
- Synthesis: HDL or schematics -> netlist
- Place-and-route : netlist -> specific FPGA technology
- Assembler: specific FPGA technology -> bitstream
- Timing Analysis
- Simulation





## **Open Source Tools**

- Yosys Verilog synthesis tool by Clifford Wolf
- Arachne PnR Place and route tool by Cotton Seed
- Project IceStorm Assembler tool by Clifford Wolf and Mathias Lasser
- ► Lattice iCE40 FPGA only
- Icarus Verilog by Stephen Williams
- Verilator by Wilson Snyder with Duane Galbi and Paul Wasson



## The Go Board by Russell Merrick







# Enigma Machine







## How Enigma works?



http://enigma.louisedade.co.uk/ Enigma Emulator by Louise Dade



# Enigma settings

| St. | Danum<br>31. | W    | abrenlag | Ringacillang |      |     | Steckerverbindungen |       |     |     |      |      |     |      |      |     | Kenngrappen |       |      |         |        |
|-----|--------------|------|----------|--------------|------|-----|---------------------|-------|-----|-----|------|------|-----|------|------|-----|-------------|-------|------|---------|--------|
|     |              | TV   | V        | I            | 21   | 15  | 16                  | KL    | IT  | FQ  | ну   | XC.  | NP  | ¥2   | JB   | SB  | 00          | jkm   | ogi  | nej     | glp    |
| t   | 30.          | īv   | II       | III          | 26   | 14  | 11                  | · ZN* | 80  | QB  | ER   | DK   | XU  | GF   | TV   | SJ  | LM          | ino_  | udl  | 11.0.00 | lax    |
| t   | 29.          | II   | V        | IV           | 19   | 499 | 24                  | 2.0   | BL  | CQ  | NM.  | OA.  | PY  | 88   | TR   | DM  | YI.         | noi   | oid  | yhp     | nip    |
| 1   | 28           | IV   | III      | T            | 03   | 0.4 | 22                  | 47    | BX  | CV  | 2.N  | UD   | IR  | 53   | HW   | OA  | KQ          | 29.3  | hig  | xxy     | est    |
| t   | 27.          | V    | 1        | IV           | 20   | tio | 2.8                 | KX.   | QJ. | EP  | AC   | TB   | BL  | MW   | QS   | DV  | 0.2         | 680   | NUT  | ccc     | lge    |
| t   | 26.          | IV   | 1        | V            | 10   | 17  | 01                  | 1 YY  | GT. | 09  | - NN | FI   | SK  | LD   | RP   | ME  | BU          | jhx   | ush  | giw     | ugw    |
| 1   | 25.          | V    | IV       | III          | 13   | 04  | 17                  | QR    | GB. | BA  | NM   | V.S. | #D  | 72   | OF   | XX  | PB          | tba   | pnc  | nk4     | nld    |
| t   | 24.          | III  | 11       | 17           | 09   | 20  | 28                  | RS    | NC  | WE  | 90   | YQ   | AX  | EH   | VJ.  | ZL  | PF          | nfi   | mew  | xbk.    | yes    |
| t   | 23.          | V.   | 11       | III          | -11  | 21  | 09                  | SY    | DT. | KF  | MO   | XP   | HN  | *3   | ZL   | IV  | J.A.        | lsd   | nuo  | YOU     | YOX    |
| i   | 22.          | 1    | 11.      | TV           | 01   | 25  | 02                  | PZ    | SE  | OJ  | XF   | HA   | 08  | VQ.  | UY   | KW  | L-R         | y.3 i | rwy  | rdk     | 7180   |
| ŧ   | 21.          | IV-  | 1        | III          | 100  | 22  | 0.3                 | GH    | JR  | TQ  | KF   | N2   | IL. | WX   | BD   | UQ: | EC          | oma   | mlv  | JJY     | igh    |
|     | 20.          | · v  | Î.       | II           | 12   | 25  | 08-                 | TF    | BQ  | XV  | DZ   | PY   | NL  | WI   | 5.1  | ME  | GB >        | xjl   | pgs  | ggh     | and    |
| 1   | 19.          | IV.  | III -    | TP           | 07   | 0.5 | 23                  | 2.7   | 80  | AC  | DD.  | KP   | VO. | 98   | NW   | ML  | BM          | vpj   | age  | 378     | ogm    |
| t   | 18.          | II   | Ш        | Y            | 19   | 14  | 22                  | WG    | DM  | RL  | ba.  | . 27 | AG  | P.2  | X15  | YN- | IJ .        | oxd   | let  | -100    | -y t t |
| t   | 17.          | IV   | I        | 11           | 12   | 08  | 21                  | ME    | BX  | BP  | WY   | 2.0  | TH  | 1.1  | A.O  | IL  | KQ          | tak   | pis  | kdh     | jvh    |
| 1   | 16.          | I    | 11       | HI.          | 07   | 11  | 15                  | W.Z   | AB  | MO  | 25   | RX   | 30  | 20   | VI   | YN  | EL          | pre   | SVW  | wyt     | iye    |
| i   | 15.          | TII  | 11       | v            | 06   | 16  | 02                  | 87    | YC  | EJ  | UA   | RX   | PN  | IS   | WB   | MH  | ž.v.        | bhe   | ×210 | yzk     | evp    |
| i   | 14.          | II   | 1        | C'v          | 23   | 05  | 24                  | A2    | CJ  | WF  | DIY  | 5.0  | QV  | MI   | NH   | DF  | OX.         | fdx   | tyj  | bmq     | typ    |
| 1   | 13.          | IV   | II       | y            | 03   | 25  | 10                  | CX    | KM  | JR  | DQ   | TU   | Th  | H2   | MP   | BP  | WB          | tto   | bir  | ZWX     | gvn    |
| 1   | 12.          | 1    | III      | 11           | 26   | 01  | 18                  | QB    | YE  | WN  | AI   | 0J   | 70  | HR   | PK   | PS. | CM          | upo   | anf  | tkr     | pws.   |
| 1   | 11.          | v    | 1        | THE-         | 17   | 1.3 | 114                 | SV    | .00 | FA  | 2.11 | FN   | HI  | YM   | WT   | DB  | BJ          | vdh   | ego. | wmy     | 1310   |
| î   | 10.          | Y    | V        | IV           | 26   | 07  | 16                  | SW-   | AQ  | NP  | PO   | VY   | UX  | MK   | CL   | BT  | 2.3         | rpl   | BYYW | vpr     | mhn    |
| ï   | 9.           | I.   | 111      | IV           | 17   | 10  | 1.6                 | EH    | IR  | GK. | NI   | SP   | UA  | LD.  | 00   | JM  | YV          | knq   | ysq  | rhj     | 111.   |
| 1   | 8.           | . 0  | . II     | T            | 23   | 11  | 25                  | QY    | 0.0 | 57  | HA   | CB-  | WD  | KL   | JN   | VX  | IU          | 100   | AVW. | axh     | gwa .  |
| t   | 7.           | II   | TIE      | 1            | 06   | 12  | 03                  | Bo    | P.S | TH  | JE   | VK   | FI  | CU.  | QA   | OD  | NM          | aty   | abb  | mve     | jmr.   |
|     | 6.           | 1    | 17       | V            | 24   | 19  | 01                  | IR    | HQ. | NT  | WZ   | VC   | OY  | 98   | LF   | BX  | AK.         | bho   | iwo  | Egs     | rnr.   |
| 1   | 5.           | II   | (V       | III          | 05   | 22  | 14                  | MK    | 00  | RQ  | XT   | DW   | IA  | ZL   | SY   | PJ  | ER          | bok ' | TZW. | kro'    | ryl    |
| t   | 4            | īv   | ii       | 1            | 15   | 02  | 21                  | KD    | PG  | CO  | yw   | 18.7 | RY. | MT   | QL   | VB: | UZ          | kpk   | php  | xmo     | pfw    |
| i   | 3.           | III  | V        | IV           | 03   | 23  | 0.4                 | DY    | CF  | WN  | ov   | QH   | UZ  | RA   | . 41 | dL: | SM          | hjy   | nkt  | ytn     | pvo:   |
| í   | 2.           | 1    | III      | v            | 13   | 16  | on                  | DB    | VJ  | PS  | £K.  | TU   | HX  | AQ   | 07   | YO  | FC          | gpq   | fqw  | oiy-    | ru3    |
| î   | 1            | 11   | In       | 1            | 06   | 17  | 36                  | . AC  | LS: | BQ  | WN   | MY   | UV  | FJ   | P3   | TR  | OK          | bol   | 001  | ywv.    | sfb.   |
| -   | 20.0         | 1.00 |          | 6.5          | 47.7 |     | - 70                | 27.70 | 1   |     | + 1  | 1    | 100 | -239 | 100  | -   | 1000        | 2,000 |      | \$500°  | -7.0   |



## **Planning**

WEEKS OF PROGRAMMING CAN SAVE YOU HOURS OF PLANNING







#### **Encode section**





#### State machine





## Verilog introduction

```
module decodeASCII(input [4:0] code, output [7:0] ascii);
    assign ascii = 8'h41 + code;
endmodule

module encodeASCII(ascii, code, valid);
    input [7:0] ascii;
    output [4:0] code;
    output valid;

assign valid = ((ascii < 8'h41 || ascii > 8'h5A) && (ascii < 8'h61 || ascii > 8'h7A)) ? 0 : 1;
    assign code = (ascii > 8'h5A) ? ascii - 8'h61 : ascii - 8'h41;
endmodule
```

- ▶ Module Each building block is a module
- Inputs/outputs
- Combinational logic





## Complex combinational logic

```
module reflectorEncode (code, val, reflector_type);
       input [4:0] code;
       output reg [4:0] val;
       input reflector_type;
  always @*
  begin
         if (reflector_type == 1'b0)
         begin
                 // Reflector B
                 case (code)
                        0 : val = "Y" - 8'h41;
                        1 : val = "R" - 8'h41;
                        2 : val = "U" - 8'h41;
                        24: val = "A" - 8'h41;
                        25: val = "T" - 8'h41;
                 endcase
         end
         else
         begin
                // Reflector C
                case (code)
                        0 : val = "F" - 8'h41;
                        1 : val = "V" - 8'h41;
                        24: val = "H" - 8'h41;
                        25: val = "L" - 8'h41;
                endcase
         end
  end
endmodule
```

'Y','R','U','H','Q','S','L','D','P','X','N','G','O','K','M','I','E','B','F','Z','C','W','V',\U','A','T' // M3 B
'F','V','P','J','I','A','O','Y','E','D','R','Z','X','W','G','C','T','K','U','Q','S','B','N','M','H','L' // M3 C



#### Memory

```
module rotorEncode #(parameter REVERSE = 0) (code, rotor_type, val);
   input [4:0] code;
   output reg [4:0] val;
   input [2:0] rotor_type;
   parameter MEM_INIT_FILE = "rotors.mem";
   reg [4:0] rotor_data[0:415];
   initial
     if (MEM_INIT_FILE != "")
         $readmemh(MEM INIT FILE, rotor data);
   always @*
       val = rotor_data[((REVERSE) ? 208 : 0) + rotor_type*26 + code];
endmodule
'E','K','M','F','L','G','D','Q','V','Z','N','T','O','W','Y','H','X','U','S','P','A','I','B','R','C','J' // Rotor I
'A','J','D','K','S','I','R','U','X','B','L','H','W','T','M','C','Q','G','Z','N','P','Y','F','V','O','E' // Rotor II
'B','D','F','H','J','L','C','P','R','T','X','V','Z','N','Y','E','I','W','G','A','K','M','U','S','Q','O' // Rotor III
'E','S','O','V','P','Z','J','A','Y','Q','U','I','R','H','X','L','N','F','T','G','K','D','C','M','W','B' // Rotor IV
'V','Z','B','R','G','I','T','Y','U','P','S','D','N','H','L','X','A','W','M','J','Q','O','F','E','C','K' // Rotor V
'J','P','G','V','O','U','M','F','Y','Q','B','E','N','H','Z','R','D','K','A','S','X','L','I','C','T','W' // Rotor VI
```

'N','Z','J','H','G','R','C','X','M','Y','S','W','B','O','U','F','A','I','V','L','P','E','K','Q','D','T' // Rotor VII
'F','K','Q','H','T','L','X','O','C','B','J','S','P','D','Z','R','A','M','E','W','N','I','U','Y','G','V' // Rotor VIII





## Using registers, and clocked changes

```
module hex_to_7seg
 input i_Clk,
 input [3:0] i_Value,
 output o_Segment_A, output o_Segment_B, output o_Segment_C, output o_Segment_D,
 output o_Segment_E, output o_Segment_F, output o_Segment_G );
 reg [6:0] out = 7'b0000000;
 always @(posedge i_Clk)
  begin
   case (i_Value)
    4'b0000 : out <= 7'b0000001;
    4'b0001 : out <= 7'b1001111;
   endcase
 end
 assign o_Segment_A = out[6];
 assign o_Segment_B = out[5];
 assign o_Segment_C = out[4];
 assign o_Segment_D = out[3];
 assign o_Segment_E = out[2];
 assign o_Segment_F = out[1];
 assign o_Segment_G = out[0];
endmodule
```



## Sequential logic and instantiation

```
module rotor (
  input clock,
  output reg [4:0] rotor1, output reg [4:0] rotor2, output reg [4:0] rotor3,
  input reset, input rotate, input [2:0] rotor_type_1, input [2:0] rotor_type_2, input [2:0] rotor_type_3,
  input [4:0] rotor start 1, input [4:0] rotor start 2, input [4:0] rotor start 3
);
        wire knock1;
        wire knock2;
        reg prev_rotate = 1'b0;
        reg prev knock1 = 1'b0;
        reg prev knock2 = 1'b0;
        checkKnockpoints checker3(.position(rotor3), .knockpoint(knock1), .rotor_type(rotor_type_3));
        checkKnockpoints checker2(.position(rotor2), .knockpoint(knock2), .rotor_type(rotor_type_2));
        always @(posedge clock)
        begin
                if (reset)
                begin
                        rotor1 <= rotor_start_1;
                        rotor2 <= rotor_start_2;</pre>
                        rotor3 <= rotor_start_3;
                        prev_rotate <= 0;
                        prev knock1 <= 0;
                        prev_knock2 <= 0;
                end else begin
                        if ((prev_rotate==0) && (rotate==1)) rotor3 <= (rotor3 == 25) ? 0 : rotor3 + 1;
                        if ((prev_knock1==0) && (knock1==1)) rotor2 <= (rotor2 == 25) ? 0 : rotor2 + 1;
                        if ((prev knock2==0) && (knock2==1)) rotor1 <= (rotor1 == 25) ? 0 : rotor1 + 1;
                        prev rotate <= rotate;</pre>
                        prev_knock1 <= knock1;</pre>
                        prev_knock2 <= knock2;</pre>
                end
        end
endmodule
```





#### Test bench

```
module testrotor();
        reg [2:0] rotor_type_3 = 3'b010; reg [2:0] rotor_type_2 = 3'b001; reg [2:0] rotor_type_1 = 3'b000;
        reg [4:0] rotor_start_3 = 5'b00000; reg [4:0] rotor_start_2 = 5'b00000; reg [4:0] rotor_start_1 = 5'b00000;
        reg [4:0] ring_position_3 = 5'b00000; reg [4:0] ring_position_2 = 5'b00000; reg [4:0] ring_position_1 = 5'b00000;
        reg reflector_type = 1'b0;
        reg i_clock = 0;
        reg reset;
        reg rotate = 0;
        wire [4:0] rotor1; wire [4:0] rotor2; wire [4:0] rotor3;
        integer i;
        rotor rotorcontrol(.clock(i_clock),.rotor1(rotor1),.rotor2(rotor2),.rotor3(rotor3),
              .reset(reset),.rotate(rotate),
              .rotor_type_1(rotor_type_1),.rotor_type_2(rotor_type_2),.rotor_type_3(rotor_type_3),
              .rotor_start_1(rotor_start_1),.rotor_start_2(rotor_start_2),.rotor_start_3(rotor_start_3));
  always
                #(5) i_clock <= !i_clock;
  initial
        begin
                $dumpfile("testrotor.vcd");
                $dumpvars(0, testrotor);
                #5
                reset = 1;
                #10
                reset = 0;
                for (i = 0; i < 30; i = i + 1)
                begin
                  #10 rotate = 1;
                  #10 rotate = 0;
                  #10 $\frac{\pmatrix}{\text{display}("Rotors [\%c] [\%c] [\%c]",rotor1+65,rotor2+65,rotor3+65);
                end
                $finish;
        end
endmodule
```



#### Running tests

- iverilog testrotor.v rotor.v checkKnockpoints.v
- vvp a.out

VCD info: dumpfile testrotor.vcd opened for output.

Rotors [A] [A] [B] Rotors [A] [A] [C] Rotors [A] [A] [D] Rotors [A] [A] [E] Rotors [A] [A] [F] Rotors [A] [A] [G] Rotors [A] [A] [H] Rotors [A] [A] [I] Rotors [A] [A] [J] Rotors [A] [A] [K] Rotors [A] [A] [L] Rotors [A] [A] [M] Rotors [A] [A] [N] Rotors [A] [A] [O] Rotors [A] [A] [P] Rotors [A] [A] [Q] Rotors [A] [A] [R] Rotors [A] [A] [S] Rotors [A] [A] [T] Rotors [A] [A] [U] Rotors [A] [A] [V] Rotors [A] [B] [W] Rotors [A] [B] [X] Rotors [A] [B] [Y] Rotors [A] [B] [Z] Rotors [A] [B] [A] Rotors [A] [B] [B] Rotors [A] [B] [C] Rotors [A] [B] [D] Rotors [A] [B] [E]





#### State machine

End

```
always @(posedge i_clock)
begin
        case (state)
               STATE_RESET : // Reset and rotate
                       begin
                               reset <= 1'b0;
                               state <= STATE_IDLE;</pre>
                               o_ready <= 1'b0;
                               o_outputData <= 8'b00000000;
                               rotate <= 1'b1;
                       end
               STATE_IDLE: // Idle -wait for key
                       begin
                               o_ready <= 1'b0;
                               state <= i_ready ? STATE_CHECKKEY : STATE_IDLE;</pre>
               STATE_CHECKKEY: // Check key value (cut down version)
                       begin
                               o_ready <= 1'b0;
                               rotate <= 1'b0;
                               state <= (valid) ? STATE_ENCODE : STATE_IDLE;</pre>
                       end
               STATE_ENCODE: // Encode and rotate for next
                       begin
                               rotate <= 1'b1;
                               o_ready <= 1'b1;
                               o_outputData <= final_ascii;</pre>
                               state <= STATE_IDLE;</pre>
                       end
        endcase
```





## Testing using C++ (Verilator)

```
#include <iostream>
#include <memory>
#include "Venigma.h"
#include "verilated.h"
int main(int argc, char **argv, char **env)
       Verilated::commandArgs(argc, argv);
        std::unique_ptr<Venigma> top = std::make_unique<Venigma>();
        top->i_clock = 0;
        top->i_ready = 0;
        top->eval();
        top->i clock ^= 1; top->eval();
        top->i_clock ^= 1; top->eval();
        for (int i=0;i<20;i++)
                top->i_inputData = 'A';
                top->i ready = 1;
                top->i clock ^= 1; top->eval();
                top->i ready = 0;
                top->i_clock ^= 1; top->eval();
                while (top->o_ready == 0 || top->o_outputData == 0)
                        top->i clock ^= 1; top->eval();
                cout << "output is " << top->o_outputData << std::endl;</pre>
                top->i_clock ^= 1; top->eval();
```





## Running verilator and building test

verilator -Wall --cc enigma.vlt state\_machine.v encode.v rotor.v encodeASCII.v decodeASCII.v rotorEncode.v reflectorEncode.v plugboardEncode.v checkKnockpoints.v --exe main.cpp

make -C obj\_dir -j -f Venigma.mk Venigma

Output or test running:







#### Constraints file

### Main FPGA Clock set\_io i\_Clk 15

### LED Pins:

set\_io o\_LED\_1 56

set\_io o\_LED\_2 57

set\_io o\_LED\_3 59

set\_io o\_LED\_4 60

### 7 Segment Outputs

set\_io o\_Segment1\_A 3

set\_io o\_Segment1\_B 4

set\_io o\_Segment1\_C 93

set\_io o\_Segment1\_D 91

set\_io o\_Segment1\_E 90

set\_io o\_Segment1\_F 1

set\_io o\_Segment1\_G 2

set\_io o\_Segment2\_A 100

set\_io o\_Segment2\_B 99

set\_io o\_Segment2\_C 97

set\_io o\_Segment2\_D 95

set\_io o\_Segment2\_E 94

set\_io o\_Segment2\_F 8

set\_io o\_Segment2\_G 96

## UART Outputs

set\_io i\_UART\_RX 73

set\_io o\_UART\_TX 74





#### Compile for Go Board

- yosys -q -p "synth\_ice40 -abc2 -nocarry -top enigma\_top -blif enigma.blif" enigma\_top.v state\_machine.v encode.v rotor.v encodeASCII.v decodeASCII.v rotorEncode.v reflectorEncode.v plugboardEncode.v checkKnockpoints.v hex\_to\_7seg.v uart\_tx.v uart\_rx.v
- arachne-pnr -d 1k -P vq100 -p Go\_Board\_Constraints.pcf enigma.blif -o enigma.txt
- icepack enigma.txt enigma.bin
- icetime -d hx1k -P vq100 enigma.txt
- iceprog enigma.bin



## Running example

Typing on terminal original text and we get encoded text back



Pressing ESC and resetting terminal Typing encoded text now, and we get decoded text now



Doing check with same message to see if we did a good job





# Live demo



#### More info

- ► Full source <a href="https://github.com/mmicko/enigmaFPGA">https://github.com/mmicko/enigmaFPGA</a>
- nandland channel on YouTube with tutorials
- https://www.nandland.com/ to order Go Board (code ENIGMA for 10% off till end of September)
- http://www.fpga4student.com/ for more nice tutorials

